

## **Enhanced Delta-Sigma Analog-to-Digital Converter (EDSADC)**

## 33.11 Service Request Generation

The EDSADC can activate service request output signals to issue an interrupt, to trigger a DMA channel, or to trigger other on-chip modules. Each channel provides 2 service request lines, SRxM and SRxA.

The product-specific appendix details the available service request connections.

Several events can be assigned to each service request output. Service requests can be generated by several types of events:

- **Result events:** indicate the availability of new valid results. Usually, this triggers a read action by CPU or DMA. Result events are generated at the output rate of the configured filter chain (indicated by bits RESEVx in register **EVFLAG**). The output rate of result service requests depends on the selected FIFO fill level (see bitfield SRLVL in register **RFCx** (x=0-13)).
  - Can be issued via SRxM.
- **Alarm events:** indicate that a conversion result value is within a programmable value range. This offloads the CPU/DMA from background tasks, i.e. a service request is only activated if the specified conversion result range is met or exceeded.
  - Can be issued via SRxA.
- Special events: indicate specific circumstances of previously configured functions.
  - Timestamp trigger event can generate a service request.
     Can be issued via SRxM (see read sequences) or SRxA (separate).
  - Capture event for sign delay measurement can generate a service request.
     Can be issued via SRxA.

Each event is indicated by a dedicated flag that can be cleared by software. If a service request is enabled for a certain event, the service request is generated for each event, independent of the status of the corresponding event indication flag. This ensures efficient DMA handling of EDSADC events (the event can generate a service request without the need to clear the indication flag).

Note: Event flags SDCVAL are cleared when the filter chain is initialized,

i.e. when the channel is started (CHxRUN = 1), when an integration window is started with FCR = 0, or

when the calibration algorithm begins or ends.

Event flags ALEVx, TSVAL and RESEVx are cleared when the channel is started (CHxRUN = 1).

Note: The following registers provide a set of bits for each available channel.

The number of available channels depends on the chosen device type.

#### **Event Flag Register**

The register below shows the maximum configuration.

Other products of the family may have less channels and, consequently, less valid RESEVx/ALEVx flags.



## **Enhanced Delta-Sigma Analog-to-Digital Converter (EDSADC)**

| Event Flag Register |    |   |    |             |             |             | (00E0 <sub>H</sub> ) |            |            |            | Application Reset Value: 0000 0000 <sub>H</sub> |            |            |            |            |            |            |
|---------------------|----|---|----|-------------|-------------|-------------|----------------------|------------|------------|------------|-------------------------------------------------|------------|------------|------------|------------|------------|------------|
|                     | 31 |   | 30 | 29          | 28          | 27          | 26                   | 25         | 24         | 23         | 22                                              | 21         | 20         | 19         | 18         | 17         | 16         |
|                     |    | 0 |    | ALEV1       | ALEV1       | ALEV1       | ALEV1<br>0           | ALEV9      | ALEV8      | ALEV7      | ALEV6                                           | ALEV5      | ALEV4      | ALEV3      | ALEV2      | ALEV1      | ALEVO      |
| 1                   |    | r |    | rwh         | rwh         | rwh         | rwh                  | rwh        | rwh        | rwh        | rwh                                             | rwh        | rwh        | rwh        | rwh        | rwh        | rwh        |
|                     | 15 |   | 14 | 13          | 12          | 11          | 10                   | 9          | 8          | 7          | 6                                               | 5          | 4          | 3          | 2          | 1          | 0          |
|                     |    | 0 |    | RESEV<br>13 | RESEV<br>12 | RESEV<br>11 | RESEV<br>10          | RESEV<br>9 | RESEV<br>8 | RESEV<br>7 | RESEV<br>6                                      | RESEV<br>5 | RESEV<br>4 | RESEV<br>3 | RESEV<br>2 | RESEV<br>1 | RESEV<br>0 |
|                     |    | r |    | rwh         | rwh         | rwh         | rwh                  | rwh        | rwh        | rwh        | rwh                                             | rwh        | rwh        | rwh        | rwh        | rwh        | rwh        |

| Field              | Bits            | Туре | Description Result Event                                                                                                   |  |  |  |  |  |
|--------------------|-----------------|------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| RESEVx (x=0-       | х               | rwh  |                                                                                                                            |  |  |  |  |  |
| 13)                |                 |      | Note: Bit RESEVx is cleared when result register RESMx is read, or when bit RESECx is written with 1.                      |  |  |  |  |  |
|                    |                 |      | <ul> <li>0<sub>B</sub> No result event</li> <li>1<sub>B</sub> New result value is generated by the filter chain</li> </ul> |  |  |  |  |  |
| ALEVx (x=0-<br>13) | x+16            | rwh  | Alarm Event  0 <sub>B</sub> No alarm event  1 <sub>B</sub> An alarm event has occurred                                     |  |  |  |  |  |
| 0                  | 15:14,<br>31:30 | r    | Reserved, write 0, read as 0                                                                                               |  |  |  |  |  |

## **Event Flag Clear Register**

The register below shows the maximum configuration. Other products of the family may have less channels and, consequently, less valid RESECx/ALECx control bits.

## **EVFLAGCLR**

| Event Flag Clear Register |    |   |    |             |             | (00E4 <sub>H</sub> ) |             |            |            | Application Reset Value: 0000 0000 <sub>H</sub> |            |            |            |            |            |            |            |
|---------------------------|----|---|----|-------------|-------------|----------------------|-------------|------------|------------|-------------------------------------------------|------------|------------|------------|------------|------------|------------|------------|
|                           | 31 |   | 30 | 29          | 28          | 27                   | 26          | 25         | 24         | 23                                              | 22         | 21         | 20         | 19         | 18         | 17         | 16         |
|                           |    | 0 |    | ALEC1       | ALEC1<br>2  | ALEC1                | ALEC1<br>0  | ALEC9      | ALEC8      | ALEC7                                           | ALEC6      | ALEC5      | ALEC4      | ALEC3      | ALEC2      | ALEC1      | ALEC0      |
| _                         |    | r |    | W           | W           | W                    | W           | W          | W          | W                                               | W          | W          | W          | W          | W          | W          | W          |
|                           | 15 |   | 14 | 13          | 12          | 11                   | 10          | 9          | 8          | 7                                               | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
|                           |    | 0 |    | RESEC<br>13 | RESEC<br>12 | RESEC<br>11          | RESEC<br>10 | RESEC<br>9 | RESEC<br>8 | RESEC<br>7                                      | RESEC<br>6 | RESEC<br>5 | RESEC<br>4 | RESEC<br>3 | RESEC<br>2 | RESEC<br>1 | RESEC<br>0 |
| _                         |    | r |    | W           | W           | W                    | W           | W          | W          | W                                               | W          | W          | W          | W          | W          | W          | W          |

# **AURIX™ TC3xx**



## **Enhanced Delta-Sigma Analog-to-Digital Converter (EDSADC)**

| Field        | Bits            | Туре | Description                     |
|--------------|-----------------|------|---------------------------------|
| RESECx (x=0- | х               | W    | Result Event Clear              |
| 13)          |                 |      | 0 <sub>B</sub> No action        |
|              |                 |      | 1 <sub>B</sub> Clear bit RESEVx |
| ALECx (x=0-  | x+16            | W    | Alarm Event Clear               |
| 13)          |                 |      | 0 <sub>B</sub> No action        |
|              |                 |      | 1 <sub>B</sub> Clear bit ALEVx  |
| 0            | 15:14,<br>31:30 | r    | Reserved, write 0, read as 0    |

Note:

Software can set flags RESEVx and ALEVx and trigger the corresponding event by writing 1 to the respective bit. Writing 0 has no effect.

Software can clear these flags by writing 1 to bit RESECx and ALECx, respectively.